Post Silicon NPU Validation Engineer

Overview

Remote
Depends on Experience
Accepts corp to corp applications
Contract - Independent
Contract - W2
Contract - 12 Month(s)

Skills

Lauterbach
Firmware
Graphical User Interface
I2C
IPS
Interfaces
Laboratory Equipment
Communication
Computer Hardware
Debugging
Digital Design
Electronics
Adobe Flash
Automated Testing
BERT
C
C++
Collaboration
DLL
Ruby
SPI
Scripting
System On A Chip
Test Plans
Logic Analyzer
NPU
Optimization
Oscilloscope
PCI Express
Perl
Python

Job Details

Position: PSV NPU Validation Engineer

Location: USA

NPU, PCIe Gen 4/5, LPDDR4/5, PLL/DLL, NOR Flash, SPI, I2C, RISC-V, oscilloscopes, BERT, power supplies, logic analyzers, C/C++, Perl, Ruby, Python, GUI, Digital design, Microarchitecture, Timing, Power, noise, control systems

  • Develop end-to-end system validation test plans for the NPU, including characterization.
  • Collaborate with cross-functional teams, including software and hardware engineers, to design optimal test validation and characterization solutions.
  • Create, modify, and refine tests based on a deep understanding of the NPU design, ensuring comprehensive coverage and suggesting improvements where necessary.
  • Lead the development and execution of bring-up, validation, qualification, tuning, and productization plans.
  • Build and integrate necessary tools, scripts, and infrastructure in close collaboration with stakeholders.
  • Spearhead post-silicon bring-up efforts and provide expert support for debugging activities.

Drive continuous optimization of validation and productization methodologies to improve overall process efficiency and quality.

NPU, PCIe Gen 4/5, LPDDR4/5, PLL/DLL, NOR Flash, SPI, I2C, RISC-V, oscilloscopes, BERT, power supplies, logic analyzers, C/C++, Perl, Ruby, Python, GUI, Digital design, Microarchitecture, Timing, Power, noise, control systems

B.E/M. E in Electronics & Communication Engineering

5 to 8 years of experience

  • Minimum 6 years of experience in validating and debugging complex systems.
  • In-depth knowledge of computing architecture, technical debugging, and validation strategies.
  • Hands-on experience with silicon bring-up, debugging, and characterization of SoC-level IPs (e.g., PCIe Gen 4/5, LPDDR4/5, PLL/DLL, NOR Flash, SPI, I2C, RISC-V processors), with familiarity in memory and I/O interfaces.
  • Strong debugging skills with the ability to analyze complex issues using first principles.
  • Experience with Lauterbach Debugger for RISC-V and lab equipment (oscilloscopes, BERT, power supplies, logic analyzers) is strongly preferred
  • Solid foundation in digital design, microarchitecture, timing, power, noise, control systems, and HW/SW interaction, including firmware.
  • Proficiency in programming/scripting (C/C++, Perl, Ruby, Python) for automation, test scripting, and GUI development. Knowledge of signal and power integrity is a plus.

Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.