CAD Engineer - Timing for Gate-Level Flows & Methodologies

Austin, TX, US • Posted 11 hours ago • Updated 11 hours ago
Full Time
On-site
Fitment

Dice Job Match Score™

📋 Comparing job requirements...

Job Details

Skills

  • Integrated Circuit
  • Timing Closure
  • Productivity
  • Scripting
  • Debugging
  • Data Analysis
  • EDA
  • Python
  • Tcl
  • Programming Languages
  • Static Timing Analysis
  • System On A Chip
  • Management

Summary

Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You'll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you'll be responsible for crafting and building the technology that fuels Apple's devices. Together, you and your team will enable our customers to do all the things they love with their devices! \\n\\nIn this role as a member of the STA CAD team, you will be an integral part of the effort to improve the performance of Apple Silicon. You will be responsible for all aspects of static timing methodologies, addressing timing challenges on advanced tech nodes through the development of flows and methodologies used by all Apple Silicon teams in driving timing analysis and closure for first time right silicon.

As a member of our STA CAD team, you will:\n\n Develop, maintain, and enhance existing gate-level STA flows for Apple silicon designs\n Work with design teams to understand and debug issues related to constraints, flow scripts, and timing closure\n Facilitate and drive STA methodology changes to improve overall STA flows as it relates to efficiency/productivity and silicon timing correlation\n Develop and maintain scripts and methods for timing analysis and power reduction\n Develop and support methodologies, tools, and flows used in the verification of timing constraints, drive best practices across design teams \n Analysis of timing paths to identify key issues, including post-silicon timing debug\n Work closely with EDA vendors to develop and incorporate new capabilities to solve technical problems

Minimum requirement of BS and 10 years of relevant industry experience.

Expert power user of static timing analysis tools and flows\nAdvanced programming skills with Python and Tcl or other high level programming languages\nProven track record of development and deployment of complex CAD flows and automation\nFamiliar with STA of large high-performance SoC designs in deep sub-micron technologies\nDeep understanding of noise, cross-talk, variation, margins, and timing models\nKnowledge of timing/SDC constraints, hands on experience in creation and validation of constraints\nExcellent communicator who can accurately assess and describe issues to management as well as follow solutions through to completion
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.
  • Dice Id: 90733111
  • Position Id: 32773f9267d4ff875f5662986f8bb3e0
  • Posted 11 hours ago
Create job alert
Set job alertNever miss an opportunity! Create an alert based on the job you applied for.

Similar Jobs

Austin, Texas

Today

Full-time

Austin, Texas

Today

Full-time

Austin, Texas

Today

Full-time

Austin, Texas

Today

Full-time

Search all similar jobs