We are transforming possibilities into next-gen products. Technology drives Tessolve’s role as a premier end-to-end silicon and systems partner. With over 3,000 employees across 10 countries and a robust 20-year history, Tessolve has delivered substantial impact through its advanced labs and innovative solutions. Serving over 80% of the top 10 semiconductor companies, Tessolve is set to double its size in the next four years, reinforcing its position at the forefront of semiconductor engineering.
DFT Engineer
Santa Clara, CA, US • Posted 8 hours ago • Updated 8 hours ago
TESSOLVE SEMICONDUCTOR PRIVATE LIMITED
Dice Job Match Score™
⏳ Almost there, hang tight...
Job Details
Skills
- DFT
- MBIST
Summary
About Tessolve
Tessolve offers a unique combination of pre-silicon and post-silicon expertise to provide an efficient turnkey solution for silicon bring-up and spec to product. With 3200+ employees worldwide, Tessolve delivers a one-stop solution with advanced silicon and system testing labs. We offer Turnkey ASIC Solutions from design to packaged parts, leveraging strong ecosystem partnerships with EDA, IP, and foundry vendors. Our integrated front-end and backend expertise reduces design risks and accelerates time-to-market. Our R&D centers of excellence focus on emerging technologies such as 5G, mmWave, Silicon Photonics, HSIO, HBM/HPI, and System-Level Test. Tessolve also delivers end-to-end embedded product design services under an ODM model for Avionics, Automotive, Industrial, and Medical applications. Tessolve’s clientele includes 9 of the top 10 semiconductor companies, along with Tier-1 clients, start-ups, and government entities. We have a global presence in 12+ countries, with advanced test labs in India, Singapore, Malaysia, Austin, and San Jose. For more details, visit
Job Summary
We are seeking a highly skilled and motivated DFT Engineer with 6+ years of experience to join our team in Santa Clara, CA. The ideal candidate will have strong expertise in Design for Testability (DFT) methodologies, test insertion, and validation for complex SoCs. You will work closely with design, verification, and product engineering teams to ensure high-quality, testable silicon.
Key Responsibilities
Define and implement DFT architecture for complex SoCs
Scan insertion, ATPG, and scan pattern validation
MBIST insertion, debugging, and validation
Boundary Scan (JTAG), IJTAG, and DFT-related protocols
Work with RTL designers to ensure DFT-friendly design
Run and debug DFT-related lint checks and simulations
Support silicon bring-up, test, and failure analysis
Collaborate with product engineering and ATE teams
Review DFT coverage, diagnostics, and test quality metrics
Develop and maintain DFT documentation and test plans
Required Skills & Experience
6+ years of hands-on experience in DFT for ASIC/SoC designs
Strong knowledge of:
Scan Insertion and ATPG (Synopsys Tetra/Siemens Tessent or Cadence tools)
MBIST (Memory BIST) implementation and debug
JTAG/Boundary Scan and IJTAG concepts
RTL-to-GDS DFT flow
Experience with low power DFT (Clock gating, isolation, retention strategies)
Familiarity with STA and timing impact of DFT
Good understanding of test coverage, diagnostics, and yield analysis
Experience working with multi-clock, multi-voltage designs is a plus
Preferred Qualifications
Experience with advanced nodes (7nm, 5nm, or below)
Familiarity with ATE and production test flows
Experience in post-silicon debug and validation
Strong scripting skills (Python, Perl, or Tcl)
Excellent communication and collaboration skills
Education
Bachelor’s or Master’s degree in Electrical/Electronics Engineering, VLSI, or related field.
- Dice Id: 91166416
- Position Id: 1121
- Posted 8 hours ago
Similar Jobs
It looks like there aren't any Similar Jobs for this job yet.
Search all similar jobs
