CAD Engineer - Design Verification Methodology

Austin, TX, US • Posted 1 hour ago • Updated 1 hour ago
Full Time
On-site
Fitment

Dice Job Match Score™

⏳ Almost there, hang tight...

Job Details

Skills

  • Engineering Design
  • System On A Chip
  • Regression Testing
  • Reporting
  • Regression Analysis
  • ROOT
  • Integrated Circuit
  • Data Analysis
  • EDA
  • Debugging
  • Tcl
  • Perl
  • Artificial Intelligence
  • Machine Learning (ML)
  • DV
  • Customer Engagement
  • Verilog
  • SystemVerilog
  • VHDL
  • Synopsys
  • Veritas Cluster Server
  • Modelsim
  • Customer Support
  • Writing
  • Makefile
  • RTL
  • C
  • C++

Summary

Do you love building elegant solutions to highly complex challenges? As part of our Silicon Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You'll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you'll be responsible for crafting and building the technology that fuels Apple's devices. Together, you and your team will enable our customers to do all the things they love with their devices!

As a member of our CAD team, you will develop, maintain, and enhance existing sophisticated software systems for regression-testing Apple's silicon designs in software simulation, to find and report defects in our chip designs, and thus ensure that Apple tapes-out world-class silicon. Your experience and innovative ideas will inform the design of the next generation of these regression systems. Your experience and insight, your skill at diagnosing the root cause of complex problems, and your ability to guide engineers who come to you with problems will be important contributions to an extended CAD team that comprehensively supports Apple's DV and chip design engineering efforts. You will work closely with EDA vendors to incorporate new capabilities of their commercial tools, and to resolve problems.

Minimum of BS degree + 3 years of relevant experience\nPython programming background

Experience debugging vendor tool problems\nExperience developing, maintaining, and enhancing an existing system for regressing RTL\nExperience with TCL or Perl is a plus\nExperience with artificial intelligence and machine learning \nExperience with interacting with DV team(s) to help solve their problems.\nExperience in implementing new functionality to solve emerging problems or to optimize already existing methods.\nMSEE/CE/CS preferred\nKnowledge in Verilog and SystemVerilog; familiarity with VHDL a plus\nExperience with Synopsys VCS, XCelium, or Modelsim\nGood communications skills are required and prior customer support experience is a plus\nExperience writing or maintaining a script or Makefile that builds a simulation model from RTL is a plus\nFamiliarity with Verdi and/or Indago is considered a plus\nKnowledge of C and C++ is a plus
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.
  • Dice Id: 90733111
  • Position Id: f73ba11675d0b9baefec5d271fe3d27e
  • Posted 1 hour ago
Create job alert
Set job alertNever miss an opportunity! Create an alert based on the job you applied for.

Similar Jobs

Austin, Texas

Today

Full-time

Austin, Texas

Today

Full-time

USD 127,200.00 - 190,800.00 per year

Austin, Texas

Today

Full-time

Austin, Texas

Today

Full-time

Search all similar jobs