CPU Microarchitect/RTL Engineer - Fetch, Out of Order

Beaverton, OR, US • Posted 1 day ago • Updated 2 hours ago
Full Time
On-site
Fitment

Dice Job Match Score™

👤 Reviewing your profile...

Job Details

Skills

  • Computer Hardware
  • Innovation
  • iPhone
  • iPad
  • Research
  • Emulation
  • RTL
  • Physical Data Model
  • Microprocessor
  • Logic Synthesis
  • Verilog
  • VHDL
  • Debugging
  • Fetch
  • Training
  • Scheduling
  • CPU
  • C
  • C++
  • Perl
  • Python

Summary

Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hard-working people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products! The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Do you want to join us in these pursuits? Join us to help deliver the next groundbreaking Apple product! \\n\\nApple's Silicon Engineering Group (SEG) designs high-performance, low power microprocessors that power our innovative products, including the iPhone, iPad, Watch, Vision Pro, and Mac. We are looking for an experienced technical leader to drive architecture and RTL development of CPU front-end and/or out-of-order subsystem for our performant cores.

As a CPU Microarchitect/RTL Engineer, you will own or participate in the following:\n\n Micro-architecture development and specification - from early high-level architectural exploration, through micro-architectural research and arriving at a detailed specification\n RTL ownership - development, assessment and refinement of RTL design to target power, performance, area and timing goals\n Verification - support the verification team in test bench development, formal methods, and simulation/emulation for functional verification\n Performance exploration and correlation - explore high-performance strategies and work with the performance verification team to verify that the RTL design meets targeted performance\n Design delivery - work with multi-functional engineering team to implement and verify physical design on the aspects of timing, area, reliability, testability and power

Minimum BS and 10+ years of relevant industry experience\nExperience with microprocessor architecture\nExperience with logic design principles with timing and power implications\nExperience in Verilog or VHDL\nExperience with simulators and waveform debugging process

Expertise in one or more of the following areas: instruction fetch and decode, branch prediction, instruction scheduling, register renaming, out-of-order execution \nUnderstanding of low power microarchitecture techniques \nUnderstanding of high-performance techniques and trade-offs in a CPU microarchitecture \nExperience in C or C++ programming \nExperience using an interpretive language such as Perl or Python
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.
  • Dice Id: 90733111
  • Position Id: efbe3c51d3ef09546ea69f86d3f0548a
  • Posted 1 day ago
Create job alert
Set job alertNever miss an opportunity! Create an alert based on the job you applied for.

Similar Jobs

Beaverton, Oregon

Today

Full-time

Beaverton, Oregon

Today

Full-time

Beaverton, Oregon

Today

Full-time

Beaverton, Oregon

Today

Full-time

Search all similar jobs